

# TMS320C6000 McBSP: UART

Todd Hiers Rebecca Ma Philippe Malleth Scott Chen Digital Signal Processing Solutions

#### **ABSTRACT**

This document describes how to use the multichannel buffered serial port (McBSP) in the Texas Instruments (TI) TMS320C6000™ (C6000™) digital signal processors (DSP) to interface to a universal asynchronous receiver/transmitter (UART). Descriptions of the hardware configuration and software routines necessary for proper functionality are included.

The McBSP is not capable of supporting UART standards natively. However, by simple modification of the serial control registers, there are two methods by which the McBSP can be configured to receive and transmit data that is understandable to a UART. The McBSP can be used in either the serial port mode or the general purpose input/output mode. This application report discusses both methods. In addition, this application report demonstrates the hardware interface between the McBSP and a UART.

#### **Contents**

| 1                                            | Design F   | 'roblem                                                  | 2  |
|----------------------------------------------|------------|----------------------------------------------------------|----|
| 2                                            | •          | v                                                        |    |
| 3                                            | UART In    | terface Method 1: McBSP in Serial Port Mode              | 3  |
|                                              |            | SP Setup: Serial Port Implementation                     |    |
|                                              |            | eiving/Transmitting UART Data                            |    |
| 4                                            | UART In    | terface Method 2: McBSP in GPIO Mode                     | 7  |
|                                              |            | SP Setup: GPIO Implementation                            |    |
|                                              | 4.2 GPI    | O UART Software                                          | 9  |
|                                              | 4.2.       | SoftUartSpeedDetect - Subroutine for Auto-Baud Detection | 10 |
|                                              | 4.2.2      | 2 SoftUartInchar - Subroutine for UART Data Receive      | 10 |
|                                              | 4.2.3      | 3 SoftUartOutchar - Subroutine for UART Data Transmit    | 11 |
| 5                                            | Hardwar    | e UART Adapter for the C6000 Processors                  | 11 |
| 6                                            | Conclus    | on                                                       | 12 |
| 7                                            | Reference  | es                                                       | 12 |
| Appendix A Sample C Code: Serial Port Mode   |            |                                                          | 13 |
| Appendix B Sample C/Assembly Code: GPIO Mode |            |                                                          |    |
|                                              |            | List of Figures                                          |    |
| Fia                                          | ıre 1. UAF | RT Timina                                                | 2  |

Trademarks are the property of their respective owners.

TMS320C6000 and C6000 are trademarks of Texas Instruments.



| Figure 2. UART Connection - Serial Port Implementation | 3  |
|--------------------------------------------------------|----|
| Figure 3. McBSP Transfer in UART 8N1 Mode              | 4  |
| Figure 4. Pin Control Register (PCR)                   | 4  |
| Figure 5. Receive Control Register (RCR)               | 5  |
| Figure 6. Transmit Control Register (XCR)              | 5  |
| Figure 7. Sample Rate Generator Register (SRGR)        | 6  |
| Figure 8. Block Data Processing of Transmit Buffer     | 7  |
| Figure 9. UART Connection - GPIO Implementation        | 8  |
| Figure 10. Serial Port Control Register                | 9  |
| Figure 11. Pin Control Register                        | 9  |
| Figure 12. UART Auto-Baud Detection                    | 10 |
| Figure 13. SoftUartInchar UART Data Fetch              |    |
| Figure 14. UART Adapter Board                          | 12 |
| List of Tables                                         |    |
| Table 1. Bit-Field Values for McBSP Registers          | 6  |
| Table 2. Configuration of McBSP Pins as GPIO           | 8  |
|                                                        |    |

# 1 Design Problem

How can the multichannel buffered serial port (McBSP) in a TMS320C6000 digital signal processor be used for transmitting data to and receiving data from a UART?

## 2 Overview

The Universal Asynchronous Receiver/Transmitter (UART) standard is a well-established protocol for the exchange of serial data. Since it is asynchronous, the communications link requires no clock signal to be transmitted. Instead, the receiver and transmitter each have their own serial clocks that run at a preset frequency. The UART transmission protocol includes start and stop bits to help the receiver synchronize to the incoming data. The UART timing specification is shown in Figure 1. A high-to-low transition on the data line signifies the beginning of a transmission. After this Start condition, the data bits are sent serially with the LSB (Least Significant Bit) first. The parity bit is optional, depending on the UART format. Each data frame ends with the Stop bit (logic high).

To interface a UART to the RS-232 Port of the computer, the data signal needs to go through a RS-232 level converter to translate from the CMOS logic levels to the RS-232 logic levels. The RS-232 logic levels use +3 to +25 volts to signify a "Space" (logic 0) and -3 to -25 volts for a "Mark" (logic 1). Any voltage in between these regions (i.e. between +3 and -3 Volts) is undefined.



Figure 1. UART Timing



The McBSPs on the C6000 devices are synchronous serial ports, and are not capable of interfacing to a UART natively. UART functionality can be implemented in software, however. This application report discusses two methods to interface a UART to the McBSP. The first method uses the McBSP in normal serial port mode. The second method uses the McBSP in general purpose input/output mode.

## 3 UART Interface Method 1: McBSP in Serial Port Mode

To interface a UART to the McBSP in serial port mode, the UART's transmit data line is connected to both the data input and the frame synchronization input on the McBSP. This is because the UART serial data line contains both framing and data information. The UART's receive data line is connected to the data output of the McBSP. Figure 2 illustrates the UART to McBSP connection.

By using the McBSP's internal sample rate generator to clock itself, the McBSP can be configured to receive and transmit each UART bit as a 16-bit word. Software must expand each bit to be transmitted to a 16-bit word and compress each 16-bit word received to a single bit, as well as handle the necessary framing data.



Figure 2. UART Connection - Serial Port Implementation

### 3.1 McBSP Setup: Serial Port Implementation

The C6000 treats each UART bit as a 16-bit word. The sample rate generator is configured to create an internal serial clock of 16 times the serial baud rate, thus duplicating the UART's internal timing. Since each UART word starts with a falling edge to indicate the start bit, this edge can be used as the active-low frame sync input. This is why both the data and frame sync inputs are connected to the UART's output. Notice that to prevent the McBSP from re-triggering, it is set to ignore all frame syncs during the receive packet.

To send a byte to a UART in 8N1 mode (eight data bits, no parity bit and one stop bit) the transfer should be in two phases, one consisting of nine 16-bit words and the other of two 8-bit words. Figure 3 shows the McBSP in 8N1 mode. The first half of the frame corresponds to the start bit and the eight data bits, and the second half of the frame is the stop bit. Other UART modes can be accommodated by adjusting the frame word counts. When transmitting single UART bits as 16-bit words, '1' UART bits are encoded as 0xFFFF and '0' UART bits are encoded as 0x0000. The stop bit should be encoded in 8-bit words to allow for easy modification to the 1.5 stop bits setting in other UART modes, if desired.





<sup>\*</sup> CLKR and CLKX pins are generated internally by the sample rate generator, but are not used for UART interface.

Figure 3. McBSP Transfer in UART 8N1 Mode

Several McBSP parameters have to be configured for the UART connection. Figure 4 through Figure 7 show the McBSP registers setup. Table 1 summarizes the McBSP setup.

- Pin Control Register (PCR)
  - FSXM = 1 and FSXP = 1. This allows the sample rate generator to generate active-low start bits.
  - FSRM = 0 and FSRP = 1. The active-low start bit is the frame sync input to the McBSP.
  - CLKRM = CLKXM = 1. Internal sample rate generator generates the serial clock.



Figure 4. Pin Control Register (PCR)

- Receive/Transmit Control Registers (RCR/XCR)
  - (R/X)PHASE = 1. Enable dual-phase frame mode.
  - (R/X)FRLEN1 = 8. Nine elements in the first phase of the frame.
  - (R/X)FRLEN2 = 1. Two elements in the second phase of the frame.
  - (R/X)WDLEN1 = 2. 16-bit words in the first phase (Start bit, data bits).
  - (R/X)WDLEN2=0. 8-bit words in the second phase (Stop bits).
  - (R/X)COMPAND=0. No companding.



- (R/X)FIG = 1. For reception, since data line transitions are seen on the FSR pin, unexpected frame sync signals must be ignored. For transmission, since the transmit frame sync signal FSX is generated on every DXR-to-XSR copy (see SRGR setup below), it occurs more frequently than desired for a UART frame. Unexpected frame syncs are ignored.
- XDATDLY=0. No data delay.
- RDATDLY=1. 1-bit data delay.



Figure 5. Receive Control Register (RCR)



Figure 6. Transmit Control Register (XCR)

- Sample Rate Generator Register (SRGR)
  - FSGM = 0. The transmit frame sync signal (FSX) is generated on every DXR-to-XSR copy.
  - CLKSM = 0 if the sample rate generator clock is derived from an external clock on the CLKS pin. CLKSM = 1 if the sample rate generator clock is derived from the internal CPU clock.
  - CLKGDV= (CPU Clock frequency) / (16 \* baud rate) -1. The clock divide ratio must be appropriately set so that the rate generated is 16 times the baud rate. For example, a CPU clock frequency of 200 MHz and a desired baud rate of 115,200 bps would result in an approximate CLKGDV value of 108. Note that when the sample rate generator clock is derived from the internal clock source, you may not be able to get a serial clock that is exactly 16 times the desired baud rate. In addition, the limited size of the CLKGDV field creates a minimum baud rate that the serial port is capable of clocking. If a baud rate slower than the minimum or an exact baud rate is desired, you should use an external clock on the CLKS pin to drive the sample rate generator.





Figure 7. Sample Rate Generator Register (SRGR)

Table 1. Bit-Field Values for McBSP Registers

| Register<br>[Bit–Field No.] | Bit-Field Name | Value<br>(in Binary) | Function                                    |
|-----------------------------|----------------|----------------------|---------------------------------------------|
| RCR[31]                     | RPHASE         | 1                    | Dual Phase Receive                          |
| RCR[30-24]                  | RFRLEN2        | 1                    | 2 word Receive Frame Length (Phase 2)       |
| RCR[23-21]                  | RWDLEN2        | 000                  | 8 bits Receive Word Length (Phase 2)        |
| RCR[20-19]                  | RCOMPAND       | 00                   | No Companding                               |
| RCR[18]                     | RFIG           | 1                    | Unexpected FSR ignored                      |
| RCR[17-16]                  | RDATDLY        | 01                   | 1-bit data delay                            |
| RCR[14-8]                   | RFRLEN1        | 1000                 | 9 word Receive Frame Length (Phase 1)       |
| RCR[7-5]                    | RWDLEN1        | 010                  | 16 bits Receive Word Length (Phase 1)       |
| PCR[10]                     | FSRM           | 1                    | FSR is input pin                            |
| PCR[8]                      | CLKRM          | 1                    | CLKR is output pin                          |
| PCR[2]                      | FSRP           | 1                    | Active-low Frame Sync                       |
| SRGR[29]                    | CLKSM          | 1                    | SRGR derived from CPU Clock                 |
| SRGR[29]                    | FSGM           | 0                    | Frame Sync is generated on every DXR-to-XSR |
| SRGR[7-0]                   | CLKGDV         | 1101011 (107)        | CLKX = CPU clock divided by 108 (107+1)     |
| XCR[31]                     | XPHASE         | 1                    | Dual Phase Transmit                         |
| XCR[30-24]                  | XFRLEN2        | 1                    | 2 word Transmit Frame Length (Phase 2)      |
| XCR[23-21]                  | XWDLEN2        | 000                  | 8 bits Transmit Word Length (Phase 2)       |
| XCR[20-19]                  | XCOMPAND       | 00                   | No Companding                               |
| XCR[18]                     | XFIG           | 1                    | Unexpected FSX ignored                      |
| XCR[17-16]                  | XDATDLY        | 0                    | No Data Delay                               |
| XCR[14-8]                   | XFRLEN1        | 1000                 | 9 word Transmit Frame Length (Phase 1)      |
| XCR[7-5]                    | XWDLEN1        | 010                  | 16 bits Transmit Word Length (Phase 1)      |
| SRGR[28]                    | FSGM           | 0                    | FSX generated on DXR-to-XSR copy            |
| PCR[11]                     | FSXM           | 1                    | FSX is output pin                           |
| PCR[9]                      | CLKXM          | 1                    | CLKX is output pin                          |
| PCR[3]                      | FSXP           | 1                    | Active-low Frame Sync                       |



### 3.2 Receiving/Transmitting UART Data

Once the serial port has been configured to interface to a UART, the software routines that do the necessary data conversions must be implemented. When using the McBSP in serial port mode, there are two possible software implementations. You can either process the UART data word-by-word or in blocks. This application report discusses the more efficient implementation of the two-UART data processing in blocks. With simple modification, the software can handle word-by-word data processing.

The sample C program in Appendix A shows block UART data processing. In this implementation, the EDMA (or DMA) services the McBSP by transferring data between the McBSP and the receive/transmit buffers.

For transmits, a transmit conversion subroutine converts a block of data into UART transmission words by expanding each data bit into a 16-bit word. The transmit conversion subroutine places this block of transmission words in a transmit buffer, along with the framing Start (0x0000) and Stop (0xFFFF) bits in the proper locations. Figure 8 shows a sample transmit buffer. Afterward, the EDMA is setup to transfer the data from the transmit buffer to the McBSP. Since the data in the transmit buffer is already in the proper UART format, the McBSP frame sync generator can be used to continuously shift out this data.



Figure 8. Block Data Processing of Transmit Buffer

For receives, the EDMA reads the expanded data from the McBSP receiver and writes this data to a receive buffer. The software holds off data processing until the EDMA has finished moving a block of data, including the framing Start and Stop bits, to the receive buffer. A receive compression subroutine is then called to compress the received data into UART bytes.

## 4 UART Interface Method 2: McBSP in GPIO Mode

The C6000 DSP can also interface to a UART using its general purpose input/output pins. The McBSP pins CLKX, FSX, DX, CLKR, FSR, DR, and CLKS can be used as general purpose I/O pins when the following two conditions are true:

- The related portion (transmitter or receiver) of the serial port is in reset: /(R/X)RST = 0 in the serial port control register SPCR
- General purpose I/O is enabled for the related portion of the serial port: (R/X)IOEN=1 in the pin control register PCR.



Table 2 shows how to setup the McBSP pins as general purpose I/O pins.

Table 2. Configuration of McBSP Pins as GPIO

| Pin  | GPIO Enabled<br>When                   | Selected as<br>Output When | Output Value<br>Driven From | Selected as Input When | Input Value<br>Readable on |
|------|----------------------------------------|----------------------------|-----------------------------|------------------------|----------------------------|
| CLKX | /XRST = 0<br>XIOEN = 1                 | CLKXM = 1                  | CLKXP                       | CLKXM = 0              | CLKXP                      |
| FSX  | /XRST = 0<br>XIOEN = 1                 | FSXM = 1                   | FSXP                        | FSXM = 0               | FSXP                       |
| DX   | /XRST = 0<br>XIOEN = 1                 | Always                     | DX_STAT                     | Never                  | N/A                        |
| CLKR | /RRST = 0<br>RIOEN = 1                 | CLKRM = 1                  | CLKRP                       | CLKRM = 0              | CLKRP                      |
| FSR  | /RRST = 0<br>RIOEN = 1                 | FSRM = 1                   | FSRP                        | FSRM = 0               | FSRP                       |
| DR   | /RRST = 0<br>RIOEN = 1                 | Never                      | N/A                         | Always                 | DR_STAT                    |
| CLKS | /RRST = /XRST = 0<br>RIOEN = XIOEN = 1 | Never                      | N/A                         | Always                 | CLKS_STAT                  |

## 4.1 McBSP Setup: GPIO Implementation

Although different GPIO pins on the C6000 DSP can be used as GPIO pins, this application report discusses an example UART implementation when the McBSP DX and DR pin are used as general purpose output and input pins, respectively. Figure 9 illustrates the McBSP to UART connection. All other McBSP pin connections are don't cares in this example.

Figure 10 and Figure 11 show the SPCR and PCR setup specific to this example. The setups of all other McBSP registers are don't cares because the McBSP is in general purpose I/O mode. The values in shaded bit fields are don't cares and are left at default.



Figure 9. UART Connection - GPIO Implementation





Figure 10. Serial Port Control Register



Figure 11. Pin Control Register

### 4.2 GPIO UART Software

Appendix B contains three low level routines that can be called by higher level programs to perform UART data transmit and receive. The three functions are:

```
unsigned int SoftUartSpeedDetect(void);
void SoftUartOutchar(int, char);
char SoftUartInchar(int);
```

Function SoftUartSpeedDetect() sets the McBSP in GPIO mode and detects the UART transmission rate. Function SoftUartOutchar(int, char) transmits UART data from the McBSP to the UART. Function SoftUartInchar(int) receives UART data that comes from the UART to the McBSP. The following sections discuss these functions in detail.



## 4.2.1 SoftUartSpeedDetect - Subroutine for Auto-Baud Detection

The subroutine SoftUartSpeedDetect sets the McBSP in GPIO mode with the SPCR and PCR registers. It performs Auto-Baud detection by measuring the length of the Start bit, plus the length of the first data bit (logic high) in the character <cr>
 (carriage return). Users need to ensure (in software) that the first character sent is <cr>
 because the first data bit has to be a logical one. This is shown as 'T' in Figure 12.



Figure 12. UART Auto-Baud Detection

The time T is determined by a software counter incremented by one until the second transition from high to low is detected by reading the DRSTAT bit in the PCR Register. T represents twice the time of a bit length.

This measurement is required because the RX signal from UART is not always very clean. Simply measuring the length of the Start bit to determine the baud rate is not accurate enough.

The time reference value UartSpeed = T >>1 (i.e. T / 2) is returned from SoftUartSpeedDetect() and used in the character input detection and character output send routines, SoftUartInchar and SoftUartOutchar.

This software UART is a basic emulation and can be customized in several ways by using timers and interrupts.

Current implementations of software UART are used for debugging purpose or application monitoring in places where a VT100 or an ANSI terminal is mandatory.

#### 4.2.2 SoftUartInchar - Subroutine for UART Data Receive

Subroutine SoftUartInchar takes the input argument UartSpeed -the UART speed output returned from function SoftUartSpeedDetect.

This subroutine parses bit-by-bit the UART data on the DR line. It detects the Start bit by polling for the first DR line transition from inactive (logic 1) to active (logic 0) state. The 8 data bits are transmitted by the UART device immediately after the Start bit. The best time to fetch the right value of each data bit is in the middle of the data bit waveform. Figure 13 shows how subroutine SoftUartInchar achieves this. It waits for half of the UartSpeed time value (P/2 in ) during the Start bit. Then for each of the eight valid data bits, it samples the DR line status (DR\_STAT bit in the PCR) in the middle of the data bit waveform. The subroutine shifts each binary bit result into a single register value to retrieve the original 8-bit character. All the delays are generated with polling loops to minimize the use of resources in the DSP.





Figure 13. SoftUartInchar UART Data Fetch

#### 4.2.3 SoftUartOutchar - Subroutine for UART Data Transmit

Subroutine SoftUartOutchar is based on the same mechanism as the SoftUartInchar subroutine. It takes the input argument UartSpeed - the UART speed output returned from function SoftUartSpeedDetect.

This subroutine drives the transmit data on the DX line through writing the DX\_STAT bit in the PCR. At the beginning of a transfer, SoftUartOutchar writes a '0' to the DX line (Start bit). Subsequently, it transmits each data bit on the DX line. The time spend on the each bit is derived from the UartSpeed input, processed by a polling loop.

The transmit character is first placed into the least significant 8 bits in a register padded with three Stop bits (0x00000700). For example, the character 'A' (ASCII character 0x41) will be placed in the padded register to become 0x00000741. Each time through the for loop, the least significant bit (LSB) of the padded register is driven on the DX line, and the padded register is right-shifted to be ready for the next bit transmit. In the character 'A' example, after the first bit '1' is driven on the DX line, the padded register is right-shifted by one to 0x000003A0.

## 5 Hardware UART Adapter for the C6000 Processors

The hardware adapter for the Software UART support consists of a single SN75LV4737A multichannel RS232 line driver/receiver which transmit/receives the binary stream from/to the McBSP lines.

The SN75LV4737A consists of three line drivers, five line receivers, and a charge-pump circuit. It provides the electrical interface between an asynchronous communication controller and the serial port connector and meets the requirements of EIA/TIA-232-E. This combination of drivers and receivers matches those needed for the typical serial port used in an IBM PC/AT or compatibles.

The device has flexible control options for power management when the serial port is inactive. A common disable for all of the drivers and receivers is provided with the active-high STBY input. The active-low EN input is an enable for one receiver to implement a wake-up feature for the serial port. All the logic inputs can accept signals from controllers operating from a 5-V supply even though the SN75LV4737A is operating from 3.3 V.

Figure 14 presents an adapter board for the C6000 DSP. The connection in this figure demonstrates the GPIO mode implementation. For serial port mode implementation described in this application report, pin DR0 needs to be tied to pin FSR0.





Figure 14. UART Adapter Board

### 6 Conclusion

The Multichannel Buffered Serial Port on the TMS320C6000 Digital Signal Processor is not natively capable of interfacing to a universal asynchronous receiver/transmitter. However, with software control, communication between a McBSP and a UART is possible. The McBSP is easy to configure, and the compression/expansion software routines are straightforward for this purpose.

## 7 References

- 1. TMS320C6201 Digital Signal Processor (SPRS051).
- 2. TMS320C6000 Peripherals Reference Guide (SPRU190).
- 3. TMS320C6x Peripheral Support Library Programmer's Reference (SPRU273).
- 4. TMS320C6000 CPU and Instruction Set Reference Guide (SPRU189).
- 5. Lammert Bies, RS232 general info, http://www.lammertbies.nl/comm/info/RS-232.html.
- 6. 3.3-V/5-V Multichannel RS-232 Line Driver/Receiver (SLLS178).



## Appendix A Sample C Code: Serial Port Mode

```
/* TEXAS INSTRUMENTS, INC.
                                                                * /
/* Date Created: 06/22/2001
                                                                * /
/* Date Last Modified: 07/9/2001
                                                                * /
/* Source File: uart.c
                                                                * /
/* Original Author: Todd Hiers
                                                                * /
/* Author: Scott Chen
                                                               */
/*
                                                                * /
/* This code describes how to initialize the C6000 McBSP to
                                                               */
/* communicate with a UART. By modifying the CHIP definition,
                                                               */
/* this code can be used to run on 6x1x/6x0x/64x. #if statements */
/* are included in this code which allow flexibility in different
                                                               */
/* devices.
                                                               * /
                                                               */
/* On 6x0x devices, DMA channels 1 and 2 are used to service
                                                               * /
/* McBSP 1 transmit and receive operations, respectively. On
                                                               * /
/* 6x1x/64x devices, EDMA channels 14 and 15 are used to service
                                                               * /
/* McBSP 1 transmit and receive operations, respectively.
                                                               */
/*
                                                               */
/* For this example, a data string is being transmitted from McBSP */
/* transmit (DX) to McBSP receive (DR). Each bit of the 8-bit
                                                               */
/* ASCII character is expanded into 16-bit UART transmission word. */
/* Once being received, the 16-bit UART transmission words are
                                                               */
/* compressed back to binary bits and ASCII form.
                                                               */
/*
                                                               */
/* For the code to work, DX, DR, and FSR of McBSP1 are shorted
                                                               */
/* together.
                                                               * /
                                                               * /
/* This code has been verified for functionality on 6711, 6202,
                                                               */
/* and 6203 devices.
                                                               */
                                                               * /
/* This program is based on CSL 2.0. Please refer to the
                                                               */
/* TMS320C6000 Chip Support Library API User's Guide for further
                                                               * /
                                                               * /
/* information.
/* Chip definition - Please change this accordingly */
#define CHIP 6711 1
/* Include files */
#include <csl.h>
#include <csl mcbsp.h>
#include <csl edma.h>
#include <csl dma.h>
#include <csl irq.h>
#include <stdio.h>
```



```
/* Create buffers and aligning them on an L2 cache line boundary. */
#pragma DATA SECTION(xmitbuf,"xmit buf");
unsigned short xmitbuf[0x0400];
#pragma DATA SECTION(recvbuf, "recv buf");
unsigned short recvbuf[0x0400];
/* Definitions
#define BUFFER SIZE
                      27
                                /* total number of UART data words
#define TRUE 1
#define FALSE 0
/* Declare CSL objects */
                                        /* handle for McBSP1 */
MCBSP Handle hMcbsp1;
#if (EDMA SUPPORT)
     EDMA Handle hEdma14;
                                        /* handle for EDMA 14 */
     EDMA Handle hEdma15;
                                        /* handle for EDMA 15 */
#endif
#if (DMA SUPPORT)
                                       /* handle for DMA 1 */
     DMA_Handle hDma1;
     DMA Handle hDma2;
                                        /* handle for DMA 2 */
#endif
/* Global Variables
volatile int receive done = FALSE;
volatile int transmit done = TRUE;
char xmit msg[BUFFER SIZE] = "McBSP does UART on C6000!\n";
char recv msg[BUFFER SIZE] = "Transmission didn't work!\n";
/* Include the vector table to call the IRQ ISRs hookup */
extern far void vectors();
/* Prototypes
void ConfigMcBSP(void);
void ConfigEDMA(void);
void ConfigDMA(void);
void ProcessTransmitData(void);
void ProcessReceiveData(void);
short VoteLogic(unsigned short);
int CheckTestCase(void);
interrupt void c int11(void);
interrupt void c int09(void);
interrupt void c_int08(void);
/* void main(void)
                                                                */
```



```
void main(void)
     int waittime = 0;
     int works = FALSE;
     /* initialize the CSL library */
     CSL init();
     /* enable NMI and GI */
     IRQ nmiEnable();
     IRQ globalEnable();
     /* point to the IRQ vector table */
     IRQ setVecs(vectors);
     #if (EDMA SUPPORT)
           /* disable and clear the event interrupt */
           IRQ reset(IRQ EVT EDMAINT);
           /* clear Parameter RAM of EDMA */
           EDMA clearPram(0x00000000);
     #endif
     #if (DMA SUPPORT)
           DMA reset(INV);
     #endif
     /* process transmit data */
     printf("Processing Transmit string...\n");
     ProcessTransmitData();
     printf("String transmitted: %s \n", xmit msg);
     #if (EDMA SUPPORT)
           /* Open the EDMA channels - EDMA 14 for transmit, */
           /* EDMA 15 for receive */
           hEdma14 = EDMA open(EDMA CHA XEVT1, EDMA OPEN RESET);
           hEdma15 = EDMA_open(EDMA_CHA_REVT1, EDMA_OPEN_RESET);
     #endif
```



```
#if (DMA_SUPPORT)
      /* Open the DMA channels - DMA 1 for transmit, */
      /* DMA 2 for receive */
      hDma1 = DMA open(DMA CHA1, DMA OPEN RESET);
      hDma2 = DMA open(DMA CHA2, DMA OPEN RESET);
#endif
/* Open the McBSP channel 1 */
hMcbsp1 = MCBSP open (MCBSP DEV1, MCBSP OPEN RESET);
#if (EDMA SUPPORT)
      /* Configure the EDMA channels */
      ConfigEDMA();
      /* enable EDMA-CPU interrupt tied to McBSP */
      IRQ enable(IRQ EVT EDMAINT);
      /* enable EDMA channel interrupt to CPU */
      EDMA intEnable(14);
      EDMA_intEnable(15);
      /* Enable EDMA channels */
      EDMA enableChannel(hEdma14);
      EDMA enableChannel(hEdma15);
#endif
#if (DMA SUPPORT)
      /* Configure the DMA channels */
      ConfigDMA();
      IRQ disable(IRQ EVT DMAINT1);
      IRQ_disable(IRQ_EVT_DMAINT2);
      IRQ_clear(IRQ_EVT_DMAINT1);
      IRQ_clear(IRQ_EVT_DMAINT2);
      IRQ enable(IRQ EVT DMAINT1);
      IRQ enable(IRQ EVT DMAINT2);
      DMA start(hDma1);
                                  /*start DMA channel 1*/
                                  /*start DMA channel 2*/
      DMA start(hDma2);
```



```
#endif
/* Setup for McBSP */
ConfigMcBSP();
/* Start Sample Rate Generator: set /GRST = 1 */
MCBSP enableSrgr(hMcbsp1);
/* inserted wait time for McBSP to get ready */
for (waittime=0; waittime<0xF; waittime++);</pre>
/* Wake up the McBSP as transmitter and receiver */
MCBSP enableRcv(hMcbsp1);
MCBSP enableXmt(hMcbsp1);
/* Enable Frame Sync Generator for McBSP 1: set /FRST = 1 */
MCBSP enableFsync(hMcbsp1);
/* To flag an interrupt to the CPU when EDMA transfer/receive is done */
while (!receive done | | !transmit done);
/* Check to make sure the test case works */
works = CheckTestCase();
if (works != 0) printf("Transmission Error....\n\n");
else printf("Received data matched transmitted data!\n\n");
/* process received data */
printf("Processing Receive string...\n");
ProcessReceiveData();
printf("String received: %s \n", recv msg);
#if (EDMA SUPPORT)
      IRQ disable(IRQ EVT EDMAINT);
      EDMA RSET(CIER, 0x0);
#endif
#if (DMA SUPPORT)
      IRQ disable(IRQ EVT DMAINT1);
      IRQ disable(IRQ EVT DMAINT2);
#endif
MCBSP close(hMcbsp1); /* close McBSP 1 */
```



```
#if (EDMA SUPPORT)
         EDMA close(hEdma15);
                             /* close EDMA 15 */
     #endif
    #if (DMA SUPPORT)
         DMA close(hDma1); /* close DMA 1 */
         DMA close(hDma2); /* close DMA 2 */
     #endif
}
    /* End of main() */
/* void ConfigEDMA(void): set up EDMA channel 14/15 for UART Xmit */
#if (EDMA SUPPORT)
void ConfigEDMA(void)
     EDMA configArgs (hEdma14,
          /* OPT Setup */
          #if (C64 SUPPORT)
              EDMA OPT RMK (
                   EDMA OPT PRI HIGH,
                                      /* 1 */
                   EDMA_OPT_ESIZE_16BIT, /* 01 */
                   EDMA OPT 2DS NO,
                                       /* 0 */
                                      /* 01 */
                   EDMA OPT SUM INC,
                   EDMA OPT 2DD NO,
                                       /* 0 */
                   EDMA OPT DUM NONE,
                                       /* 00 */
                   EDMA_OPT_TCINT_YES,
                                       /* 1 */
                   EDMA OPT TCC OF(14),
                                       /* 14 */
                   EDMA OPT TCCM DEFAULT, /* 0 */
                   EDMA OPT ATCINT DEFAULT, /* 0 */
                   EDMA OPT ATCC DEFAULT, /* 0 */
                   EDMA OPT PDTS DEFAULT, /* 0 */
                   EDMA_OPT_PDTD DEFAULT, /* 0 */
                   EDMA OPT LINK NO,
                                       /* 0 */
                   EDMA OPT FS NO
                                       /* 0 */
              ),
          #else
              EDMA OPT RMK (
```



```
EDMA_OPT_PRI_HIGH,
                                       /* 1 */
                 EDMA OPT ESIZE 16BIT, /* 01 */
                 EDMA OPT 2DS NO,
                                        /* 0 */
                                        /* 01 */
                 EDMA OPT SUM INC,
                                        /* 0 */
                 EDMA OPT 2DD NO,
                 EDMA OPT DUM NONE,
                                        /* 00 */
                                        /* 1 */
                 EDMA OPT TCINT YES,
                 EDMA OPT TCC OF(14),
                                        /* 14 */
                 EDMA OPT LINK NO,
                                        /* 0 */
                                        /* 0 */
                 EDMA OPT FS NO
           ),
     #endif
      /* SRC Setup */
      EDMA_SRC_RMK((Uint32) xmitbuf), /*xmitbuf address*/
      /* CNT Setup */
      EDMA CNT RMK (
           EDMA CNT FRMCNT DEFAULT,
           EDMA CNT ELECNT OF (BUFFER SIZE*11)
     ),
      /* DST Setup */
     EDMA DST RMK(MCBSP getXmtAddr(hMcbsp1)),
      /* IDX Setup */
     EDMA IDX RMK(0,0),
      /* RLD Setup */
     EDMA RLD RMK(0,0)
      );
EDMA configArgs (hEdma15,
      /* OPT Setup */
      #if (C64_SUPPORT)
           EDMA OPT RMK (
                 EDMA_OPT_PRI_HIGH, /* 1 */
                 EDMA_OPT_ESIZE_16BIT, /* 01 */
                                        /* 0 */
                 EDMA OPT 2DS NO,
                 EDMA OPT SUM NONE,
                                        /* 00 */
                                        /* 0 */
                 EDMA OPT 2DD NO,
                 EDMA OPT DUM INC,
                                        /* 01 */
                 EDMA OPT TCINT YES,
                                        /* 1 */
                                        /* 15 */
                 EDMA OPT TCC OF(15),
                 EDMA OPT TCCM DEFAULT, /* 0 */
                 EDMA OPT ATCINT DEFAULT, /* 0 */
```



```
EDMA OPT PDTS DEFAULT, /* 0 */
                    EDMA_OPT_PDTD_DEFAULT, /* 0 */
                                       /* 0 */
                    EDMA OPT LINK NO,
                                        /* 0 */
                    EDMA OPT FS NO
               ),
          #else
               EDMA OPT RMK (
                    EDMA OPT PRI HIGH,
                                       /* 1 */
                    EDMA_OPT_ESIZE_16BIT,
                                       /* 01 */
                    EDMA OPT 2DS NO,
                                       /* 0 */
                    EDMA OPT SUM NONE,
                                       /* 00 */
                    EDMA OPT 2DD NO,
                                        /* 0 */
                    EDMA OPT DUM INC,
                                        /* 01 */
                    EDMA_OPT_TCINT_YES,
                                        /* 1 */
                    EDMA OPT TCC OF(15),
                                       /* 15 */
                                       /* 0 */
                    EDMA OPT LINK NO,
                                        /* 0 */
                    EDMA OPT FS NO
               ),
          #endif
          /* SRC Setup */
          EDMA SRC RMK(MCBSP getRcvAddr(hMcbsp1)),
          /* CNT Setup */
          EDMA CNT RMK(0, (BUFFER SIZE * 11)),
          /* DST Setup */
          EDMA DST RMK((Uint32) recvbuf), /*recvbuf address*/
          /* IDX Setup */
          EDMA IDX RMK(0,0),
          /* RLD Setup */
          EDMA RLD RMK(0,0)
     );
} /* End of ConfigEDMA() */
#endif
/* void ConfigDMA(void): set up DMA channels 1 & 2 for UART Xmit
#if (DMA SUPPORT)
```

EDMA\_OPT\_ATCC\_DEFAULT, /\* 0 \*/



```
void ConfigDMA(void)
      DMA configArgs(hDma1,
            /* PRICTL Setup */
            DMA PRICTL RMK(
                  DMA PRICTL DSTRLD NONE,
                  DMA_PRICTL_SRCRLD_NONE,
                  DMA PRICTL EMOD HALT,
                  DMA PRICTL_FS_DISABLE,
                  DMA PRICTL TCINT ENABLE,
                  DMA PRICTL PRI DMA,
                  DMA PRICTL WSYNC XEVT1,
                  DMA PRICTL RSYNC NONE,
                  DMA_PRICTL_INDEX_NA,
                  DMA PRICTL CNTRLD NA,
                  DMA PRICTL SPLIT DISABLE,
                  DMA PRICTL ESIZE 16BIT,
                  DMA PRICTL DSTDIR NONE,
                  DMA PRICTL SRCDIR INC,
                  DMA PRICTL START STOP
            ),
            /* SECCTL Setup */
            DMA SECCTL RMK(
                  DMA_SECCTL_WSPOL_ACTIVEHIGH,
                  DMA SECCTL RSPOL ACTIVEHIGH,
                  DMA SECCTL FSIG NORMAL,
                  DMA SECCTL DMACEN FRAMECOND,
                  DMA_SECCTL_WSYNCCLR_NOTHING,
                  DMA SECCTL WSYNCSTAT CLEAR,
                  DMA SECCTL RSYNCCLR NOTHING,
                  DMA SECCTL RSYNCSTAT CLEAR,
                  DMA SECCTL WDROPIE DISABLE,
                  DMA_SECCTL_WDROPCOND_CLEAR,
                  DMA SECCTL RDROPIE DISABLE,
                  DMA SECCTL RDROPCOND CLEAR,
                  DMA SECCTL BLOCKIE ENABLE,
                  DMA SECCTL BLOCKCOND CLEAR,
                  DMA SECCTL LASTIE DISABLE,
                  DMA SECCTL LASTCOND CLEAR,
                  DMA SECCTL FRAMEIE DISABLE,
                  DMA SECCTL FRAMECOND CLEAR,
                  DMA SECCTL SXIE DISABLE,
                  DMA SECCTL SXCOND CLEAR
            ),
```



```
/* SRC Setup */
      DMA SRC RMK((Uint32) xmitbuf),
                                                              /*xmitbuf*/
      /* DST Setup */
      DMA DST RMK(MCBSP getXmtAddr(hMcbsp1)),
                                                       /*McBSP DXR */
      /* XFRCNT Setup */
      DMA XFRCNT RMK (
            DMA XFRCNT FRMCNT OF(1),
            DMA XFRCNT ELECNT OF (BUFFER SIZE*11)
      )
);
DMA configArgs (hDma2,
      /* PRICTL Setup */
      DMA PRICTL RMK (
            DMA PRICTL DSTRLD NONE,
            DMA PRICTL SRCRLD NONE,
            DMA_PRICTL_EMOD_HALT,
            DMA PRICTL FS DISABLE,
            DMA PRICTL TCINT ENABLE,
            DMA PRICTL PRI DMA,
            DMA PRICTL WSYNC NONE,
            DMA PRICTL RSYNC REVT1,
            DMA_PRICTL_INDEX_NA,
            DMA PRICTL CNTRLD NA,
            DMA PRICTL SPLIT DISABLE,
            DMA PRICTL ESIZE 16BIT,
            DMA PRICTL DSTDIR INC,
            DMA PRICTL SRCDIR NONE,
            DMA PRICTL START STOP
      ),
      /* SECCTL Setup */
      DMA SECCTL RMK(
            DMA SECCTL WSPOL ACTIVEHIGH,
            DMA SECCTL RSPOL ACTIVEHIGH,
            DMA SECCTL FSIG NORMAL,
            DMA SECCTL DMACEN FRAMECOND,
            DMA SECCTL WSYNCCLR NOTHING,
            DMA SECCTL WSYNCSTAT CLEAR,
            DMA SECCTL RSYNCCLR NOTHING,
            DMA SECCTL RSYNCSTAT CLEAR,
            DMA SECCTL WDROPIE DISABLE,
            DMA SECCTL WDROPCOND CLEAR,
```



```
DMA_SECCTL_RDROPIE_DISABLE,
              DMA SECCTL RDROPCOND CLEAR,
              DMA SECCTL BLOCKIE ENABLE,
              DMA SECCTL BLOCKCOND CLEAR,
              DMA SECCTL LASTIE DISABLE,
              DMA SECCTL LASTCOND CLEAR,
              DMA_SECCTL_FRAMEIE_DISABLE,
              DMA SECCTL FRAMECOND CLEAR,
              DMA SECCTL SXIE DISABLE,
              DMA SECCTL SXCOND CLEAR
         ),
         /* SRC Setup */
         /* DST Setup */
         DMA DST RMK((Uint32) recvbuf),
                                            /*recvbuf*/
         /* XFRCNT Setup */
         DMA XFRCNT RMK(
              DMA XFRCNT FRMCNT OF (1),
              DMA XFRCNT ELECNT OF (BUFFER SIZE*11)
    );
} /* End of ConfigDMA() */
#endif
/* void ConfigMcBSP(void): Setup for McBSP Configuration
void ConfigMcBSP(void)
    MCBSP Config mcbspCfq1 = {
         /* SPCR Setup */
         #if (DMA SUPPORT)
              MCBSP SPCR RMK(
                   MCBSP SPCR FRST DEFAULT,
                                           /* 0 */
                   MCBSP SPCR GRST DEFAULT,
                                           /* 0 */
                   MCBSP SPCR XINTM XRDY,
                                           /* 00 */
                   MCBSP SPCR XSYNCERR DEFAULT, /* 0 */
                   MCBSP SPCR XRST DEFAULT,
                                           /* 0 */
                   MCBSP SPCR DLB OFF,
                                           /* 0 */
```



```
MCBSP_SPCR_RJUST_RZF,
                                      /* 00 */
           MCBSP_SPCR_CLKSTP_DISABLE,
                                      /* 0x */
           MCBSP SPCR RINTM RRDY,
                                      /* 00 */
           MCBSP SPCR RSYNCERR DEFAULT, /* 0 */
           MCBSP_SPCR RRST DEFAULT
                                       /* 0 */
     ),
#endif
#if (EDMA SUPPORT)
     MCBSP SPCR RMK(
                                      /* 1 */
           MCBSP SPCR FREE YES,
                                      /* 0 */
           MCBSP SPCR SOFT DEFAULT,
           MCBSP SPCR_FRST_DEFAULT,
                                      /* 0 */
           MCBSP SPCR GRST DEFAULT,
                                      /* 0 */
           MCBSP SPCR XINTM XRDY,
                                       /* 00 */
           MCBSP SPCR XSYNCERR DEFAULT, /* 0 */
                                      /* 0 */
           MCBSP SPCR XRST DEFAULT,
                                      /* 0 */
           MCBSP SPCR DLB OFF,
                                      /* 00 */
           MCBSP SPCR RJUST RZF,
           MCBSP_SPCR_CLKSTP_DISABLE,
                                      /* 0 */
                                       /* 0 */
           MCBSP SPCR DXENA OFF,
           MCBSP SPCR RINTM RRDY,
                                      /* 00 */
           MCBSP_SPCR_RSYNCERR_DEFAULT, /* 0 */
           MCBSP SPCR RRST DEFAULT
                                      /* 0 */
     ),
#endif
/* RCR Setup */
#if (DMA SUPPORT)
     MCBSP RCR RMK (
                                      /* 1
           MCBSP RCR RPHASE DUAL,
                                                */
                                      /* 00010 */
           MCBSP RCR RFRLEN2 OF(1),
                                      /* 000
           MCBSP RCR RWDLEN2 8BIT,
                                                */
           MCBSP RCR RCOMPAND MSB,
                                      /* 00
                                                */
           MCBSP RCR RFIG YES,
                                       /* 1
                                                */
                                      /* 01
           MCBSP RCR RDATDLY 1BIT,
                                                */
           MCBSP RCR RFRLEN1 OF(8),
                                      /* 01000 */
           MCBSP RCR RWDLEN1 16BIT
                                      /* 010
                                                * /
     ),
#endif
#if (EDMA SUPPORT)
     MCBSP RCR RMK (
           MCBSP RCR RPHASE DUAL,
                                      /* 1
                                                */
                                      /* 00010 */
           MCBSP RCR RFRLEN2 OF(1),
           MCBSP RCR RWDLEN2 8BIT,
                                      /* 000
                                                * /
           MCBSP RCR RCOMPAND MSB,
                                      /* 00
                                                */
           MCBSP_RCR_RFIG YES,
                                      /* 1
                                                */
                                      /* 01
           MCBSP RCR RDATDLY 1BIT,
                                                */
```



```
MCBSP_RCR_RFRLEN1_OF(8),
                                        /* 01000 */
                                         /* 010
           MCBSP RCR RWDLEN1 16BIT,
                                                  * /
           MCBSP RCR RWDREVRS DISABLE
                                         /* 0
                                                  * /
     ),
#endif
/* XCR Setup */
#if (DMA SUPPORT)
     MCBSP XCR RMK(
                                       /* 1
           MCBSP XCR XPHASE DUAL,
           MCBSP XCR XFRLEN2 OF(1),
                                        /* 00010 */
           MCBSP_XCR XWDLEN2 8BIT,
                                         /* 000
           MCBSP_XCR_XCOMPAND MSB,
                                        /* 00
           MCBSP XCR XFIG YES,
                                         /* 1
                                                  */
           MCBSP XCR XDATDLY OBIT,
                                        /* 00
                                        /* 01000 */
           MCBSP XCR XFRLEN1 OF(8),
           MCBSP_XCR XWDLEN1 16BIT
                                        /* 010
                                                  * /
     ),
#endif
#if (EDMA SUPPORT)
     MCBSP XCR RMK(
                                       /* 1
           MCBSP XCR XPHASE DUAL,
                                        /* 00010 */
           MCBSP XCR XFRLEN2 OF(1),
           MCBSP_XCR_XWDLEN2 8BIT,
                                         /* 000
           MCBSP XCR XCOMPAND MSB,
                                        /* 00
                                                  * /
           MCBSP XCR XFIG YES,
                                         /* 1
           MCBSP XCR XDATDLY OBIT,
                                        /* 00
                                                  */
                                        /* 01000 */
           MCBSP XCR XFRLEN1 OF(8),
           MCBSP XCR XWDLEN1 16BIT,
                                         /* 010
                                                  */
           MCBSP XCR XWDREVRS DISABLE
                                         /* 0
                                                  * /
     ),
#endif
/* SRGR Setup */
MCBSP_SRGR_RMK(
                                         /* 0
     MCBSP SRGR GSYNC FREE,
                                                   * /
                                         /* 0
                                                   */
     MCBSP SRGR CLKSP RISING,
                                         /* 1
     MCBSP SRGR CLKSM INTERNAL,
                                                   * /
                                         /* 0
     MCBSP_SRGR_FSGM_DXR2XSR,
                                                   */
                                         /* 0
     MCBSP SRGR FPER DEFAULT,
                                                   */
     MCBSP SRGR FWID DEFAULT,
                                         /* 0
                                                   */
                                        /* CLKGDV */
     MCBSP SRGR CLKGDV OF (108)
),
/* MCR Setup */
```



```
MCBSP_MCR_DEFAULT,
                                       /* default values */
           /* RCER Setup */
           #if (C64 SUPPORT)
                                                 /* default values */
                 MCBSP RCEREO DEFAULT,
                                                 /* default values */
                 MCBSP RCERE1 DEFAULT,
                                                 /* default values */
                 MCBSP RCERE2 DEFAULT,
                                                 /* default values */
                 MCBSP RCERE3 DEFAULT,
           #else
                                                  /* default values */
                MCBSP RCER DEFAULT,
           #endif
           /* XCER Setup */
           #if (C64 SUPPORT)
                                                 /* default values */
                 MCBSP XCEREO DEFAULT,
                 MCBSP XCERE1 DEFAULT,
                                                 /* default values */
                                                 /* default values */
                 MCBSP XCERE2 DEFAULT,
                 MCBSP XCERE3 DEFAULT,
                                                 /* default values */
           #else
                MCBSP XCER DEFAULT,
                                                  /* default values */
           #endif
           /* PCR Setup */
           MCBSP PCR RMK(
                                                 /* 0 */
                 MCBSP PCR XIOEN SP,
                                                  /* 0 */
                 MCBSP PCR RIOEN SP,
                 MCBSP PCR FSXM INTERNAL,
                                                  /* 1 */
                 MCBSP PCR FSRM EXTERNAL,
                                                  /* 0 */
                 MCBSP_PCR_CLKXM_OUTPUT,
                                                 /* 1 */
                 MCBSP_PCR_CLKRM_OUTPUT,
                                                  /* 1 */
                                                  /* 0 */
                 MCBSP_PCR_CLKSSTAT_0,
                 MCBSP PCR DXSTAT 0,
                                                 /* 0 */
                 MCBSP PCR FSXP ACTIVELOW,
                                                  /* 1 */
                                                 /* 1 */
                 MCBSP PCR FSRP ACTIVELOW,
                 MCBSP PCR CLKXP RISING,
                                                  /* 0 */
                                                  /* 0 */
                 MCBSP PCR CLKRP FALLING
           )
     };
     MCBSP config(hMcbsp1, &mcbspCfg1);
}
     /* end of Config McBSP(void) */
/* void ProcessTransmitData(void)
                                                               */
```



```
*/
/st This function expands each of the 8-bit ASCII characters in the st/
/* transmit string "xmit msg" into UART transmission 16-bit word
                                                                */
/* and place them in the transmit buffer "xmitbuf". In addition,
                                                                * /
/* 16-bit Start and 8-bit Stop framing words, respectively, are
                                                                */
/* inserted before and after each of the ASCII characters in the
                                                                * /
/* buffer.
                                                                * /
void ProcessTransmitData(void)
     int
                 i;
     short cnt = 1;
     unsigned char
                     xmit char;
     unsigned short
                      *xmitbufptr;
     /* point to Transmit Buffer
     xmitbufptr = (unsigned short *)xmitbuf;
     for (i=0; i<(sizeof(xmitbuf)/sizeof(unsigned int)); i++)</pre>
           xmitbufptr[i] = 0x0000; /* zero fill buffer
     }
     xmitbufptr = (unsigned short *)xmitbuf;
     /* Process data BYTES in xmit msq[] and put in xmit buffer */
     for (i = 0; i < BUFFER SIZE; i++)</pre>
     {
           /* Get transmit character (one byte) from xmit msg[] */
           /* and put in xmit buffer */
           xmit char
                            xmit msg[i];
                      =
           /* Process each BYTE of transmit character
                                                         * /
           for (cnt = -1; cnt < 10; cnt++)
                 if (cnt == -1)
                      *xmitbufptr++ =
                                             0x0000:
                 else if (cnt == 8 || cnt ==9)
                       *xmitbufptr++
                                    = 0xFFFF;
                 else if (xmit char & (1 << cnt))
                       *xmitbufptr++
                                       =
                                             0xFFFF;
                 else
                      *xmitbufptr++ =
                                             0x0000;
```



```
}
               /* end for cnt
                                */
          /* end for i
                           * /
}
     /* end ProcessTransmitData
                                */
/* void ProcessReceiveData(void)
                                                            * /
/*
                                                            */
/* This function decodes the data in the receive buffer, "recvbuf" */
/* and strips the framing start (0x0000) and Stop (0xFFFF) words.
                                                            * /
/* It calls the subroutine VoteLogic() to determine each bit of
                                                            */
/* the ASCII character. It then puts the result in recv msg.
                                                            * /
void ProcessReceiveData(void)
     int
          i;
     unsigned char recv char = 0;
     short cnt = -1;
     short recv val;
     unsigned short
                    raw data;
     unsigned short
                     *recvbufptr;
                                  /*receive buffer pointer*/
     /* Point to the receive buffer
     recvbufptr = (unsigned short *)recvbuf;
     /* Process all data in the Receive buffer */
     for (i = 0; i < BUFFER SIZE; i++)
          recv char = 0;
          /* Process each UART frame
          for (cnt = -1; cnt < 10; cnt++)
                if(cnt == -1 | cnt == 8 | cnt == 9)
                     /* Ignore Start and Stop bits */
                     *recvbufptr++;
                else
                     /* Get 16-bit data from receive buffer */
                     raw data
                               =
                                     *recvbufptr;
                     recvbufptr++;
                     /* get the value of the majority of the bits
```



```
*/
                    recv val
                                   VoteLogic(raw data);
                    /* put received bit into proper place
                                                        */
                    recv char
                              += recv val << cnt;
               /* end for cnt
          /* A full BYTE is decoded. Put in result: recv msg[i] */
          recv msg[i] =
                         recv char;
     }
          /* end for i
                         */
     /* end ProcessReceiveData() function
/* void CheckTestCase(void)
int CheckTestCase(void)
     unsigned short *source;
     unsigned short *result;
     unsigned int i = 0;
     short cnt = -1;
     int error = 0;
     source = (unsigned short *) xmitbuf;
     result = (unsigned short *) recvbuf;
     for (i = 0; i < BUFFER SIZE; i++)
          for (cnt = -1; cnt < 10; cnt++)
               /* Ignore the start and stop bits */
               if(cnt == -1 || cnt == 8 || cnt == 9)
                    source++;
                    result++;
               else
                    if (*source != *result)
                         error = i + 1;
                         break;
```



```
source++;
                   result++;
              }
    return(error);
}
     /* end CheckTestCase() function */
/* short VoteLogic(unsigned short)
                                                       */
/*
                                                       */
/* This function decoded the received character by testing the
                                                       */
/* center 4 bits of the baud. A majority rule is used for the
                                                       */
/* decoding.
                                                       */
short VoteLogic(unsigned short value)
{
     short returnvalue;
               ((value
     switch
                           6)
                                  & 0x0F)
         case
              0:
          case
              1:
          case
              2:
              3:
          case
          case
              4:
         case
              5:
         case
              6:
          case
              8:
         case 9:
         case 10:
                             returnvalue = 0;
                             break;
         case
              7:
          case 11:
          case 12:
          case 13:
          case 14:
      case
              15:
                        returnvalue = 1 ;
                        break;
          /* end switch
                        * /
```



```
return (returnvalue);
    /* end VoteLogic() funciton */
/* EDMA Data Transfer Completion ISRs
interrupt void c int11(void) /* DMA 2 */
    #if (DMA SUPPORT)
         transmit done = TRUE;
         printf("Transmit Completed\n");
    #endif
}
interrupt void c_int09(void) /* DMA 1 */
    #if (DMA_SUPPORT)
         receive done = TRUE;
         printf("Receive Completed\n");
    #endif
interrupt void c int08(void)
    #if (EDMA_SUPPORT)
         if (EDMA_intTest(14))
              EDMA intClear(14);
              transmit done = TRUE;
              printf("Transmit Completed\n");
         }
         if (EDMA intTest(15))
          {
              EDMA intClear(15);
              receive_done = TRUE;
              printf("Receive Completed\n\n");
    #endif
```



# Appendix B Sample C/Assembly Code: GPIO Mode

```
; * TEXAS INSTRUMENTS, INC.
;* SOFTWARE UART EMULATION FOR TMS320C6000
;* Revision Date: 18/5/99
;* Author : Philippe Malleth
; *
; * USAGE
     These routines are C-callable and can be called as:
; *
        unsigned int SoftUartSpeedDetect(void);
        void
                     SoftUartOutchar(int, char);
; *
        char
                     SoftUartInchar(int);
;*
; *
     If the routine is not to be used as a C-callable function,
     then all instructions relating to the stack should be removed.
;*
     See comments of individual instructions to determine if they are
; *
     related to the stack. You also need to initialize all passed
; *
     parameters since these are assumed to be in registers as defined by
; *
; *
     the calling convention of the compiler, (See the C compiler
     reference guide.)
;*
;*
; * DESCRIPTION
     These routines are used to emulate the RX/TX behavior of a RS232 UART.
;*
     The RX and TX waveforms are generated with the McBSP pins put in
; *
     GPIO mode. See the Application report for further details.
; *
; *
; * C CODE
     This is the C equivalent of the assembly code without restrictions:
; *
     Note that the assembly code is hand optimized and restrictions may
;*
     apply.
;*
; *
     Calling convention :
;*
; *
     This is a very basic example that first gets the right baudrate from
; *
     subroutine SoftUartSpeedDetect(), then forever waits for a character
; *
; *
     and send it out as soon as received.
; *
; *
        main()
; *
; *
        unsigned int UartSpeed;
        char c;
;*
; *
; *
            UartSpeed = SoftUartSpeedDetect();
```



```
; *
             for(;;) {
; *
                 c = SoftUartInchar(UartSpeed);
                 SoftUartOutchar(UartSpeed,c);
         }
      Subroutine details :
; * unsigned int SoftUartSpeedDetect(void)
; * volatile unsigned int speedcounter, i;
; *
; *
       MCBSP IO ENABLE(1);
; *
       speedcounter = 0;
       while( (int)MCBSP DRSTAT(1));
       while(!(int)MCBSP DRSTAT(1)){    /* counts START bit
; *
           speedcounter++;
; *
       while( (int)MCBSP DRSTAT(1)) { /* counts DR high (from <cr>)
           speedcounter++;
; *
       MCBSP DX IO H(1);
;*
       for(i=11*speedcounter;i>0;i--); /* wait long enough for one char */
       speedcounter >>= 2;
                                       /* speedcounter divide by 2
       return(speedcounter);
; * }
;* char SoftUartInchar(int speedcnt)
; * volatile unsigned int incomingChar, speedcounter, tmpcounter;
;* volatile unsigned int tmpreg, dxstat;
; * unsigned int lsb;
; *
       incomingChar=0;
; *
; *
       speedcounter = speedcnt;
;*
       tmpcounter = speedcounter>>1;
       while((int)MCBSP DRSTAT(1));
       while(--tmpcounter != 0)
```



```
; *
           tmpreg = (unsigned int)MCBSP DRSTAT(1); /* counts half bit time */*
;*
       for(tmpreg = 9;tmpreg!=0;--tmpreg) {
; *
          tmpcounter = speedcounter ;
          while(--tmpcounter != 0)
; *
             dxstat = (unsigned int)MCBSP DRSTAT(1); /* counts bit time
;*
          if (dxstat==1) incomingChar++;
; *
          lsb = incomingChar&1;
          incomingChar >>=1;
; *
; *
          if (lsb) incomingChar+=0x80000000;
; *
      incomingChar >>=23;
; *
;*
      return((char)incomingChar);
; * }
; *
;*
; *
; *
; * void SoftUartOutchar(int speedcnt, char outgoingChar)
; * unsigned int c, carry;
; * volatile unsigned int paddedChar, bitcounter, tmpcounter;
; *
;*
      MCBSP DX IO L(1);
;*
      carry = 0;
      paddedChar = ((unsigned int) outgoingChar) | 0x00000700;
;*
      for(bitcounter=11;bitcounter>0;bitcounter--) {
          tmpcounter = speedcnt;
; *
          while(--tmpcounter != 0) (int)MCBSP DRSTAT(1);
; *
;*
          c = carry;
          carry = paddedChar&1;
; *
          paddedChar >>=1;
;*
          if (carry) MCBSP DX IO H(1);
; *
; *
          else
                  MCBSP DX IO L(1);
; *
      MCBSP DX IO H(1);
; * }
; *
.qlobal SoftUartSpeedDetect
          .global SoftUartInchar
          .qlobal SoftUartOutchar
          .sect ".text"
```



```
; * FUNCTION NAME: SoftUartSpeedDetect
; *
; * USAGE
    This routines are C-callable and can be called as:
; *
      unsigned int SoftUartSpeedDetect(void);
; *
;*
    The McBSP1 at address 0x1900000 is used here.
    Argument 1 : None.
; *
    Return Value: ASCII coded character read from a terminal.
SoftUartSpeedDetect:
;** -----* function prolog -----*
; ** preserve "save-on-call" registers
         SUB
                      B15, 4, A0
                      A10, *B15--[2]
         STW
                .D2
STW
                .D1
                      B10, *A0--[2]
         STW
                .D2
                      A11, *B15--[2]
STW
                .D1
                      B11, *A0--[2]
                                     ; f
         STW
                .D2
                      A12, *B15--[2]
STW
                .D1
                      B12, *A0--[2]
                                     ; f
         STW
                .D2
                      A13, *B15--[2]
         STW
                .D1
                      B13, *A0--[2]
         MVC
                .S2
                      CSR, B13
                      A14, *B15--[2]
         STW
                .D2
STW
                .D1
                      B14, *A0--[2]
                .L2
         AND
                      -2,B13,B13
                                     ; f
         STW
                .D2
                      A15, *B15--[2]
                                     ; f
B3, *A0--[2]
         STW
                .D1
                                     ; f
         MVC
                .S2
                      B13, CSR
                                     ; f disable global interrupts
               _____*
         MVK
                .S1
                      0x8,A0
                                         set offset to SPCR register
         MVKH
                .S1
                      0x1900000,A0
                                     ; takes McBSP1 port address
         LDW
                .D1T1
                      *A0,A3
                                         load SPCR register
         NOP
         CLR
                .S1
                      A3,0x10,0x10,A3
         AND
                .L1
                      0xfffffffe,A3,A3
         STW
                .D1T1
                      A3,*A0
                                         store new SPCR config value
set offset for PCR register
         MVK
                .S1
                      0x24,A0
                                     ;
         MVKH
                .S1
                      0x1900000,A0
                                     ;
                                         takes McBSP1 port address
                      *A0,A3
                                         load PCR register
         LDW
                .D1T1
         NOP
                                    ; set bit 12&13 for I/O mode
         SET
                .S1
                      A3,0xc,0xd,A3
                                         store new PCR config value
         STW
                .D1T1
                      A3,*A0
         NOP
                5
```



```
LDW
             .D1T1 *A0,A3
        NOP
                   4
             .S1 A3,0x1b,0x1f,A1 ; wait while DRSTAT is high
        EXTU
    .align 32
L1:[ A1] B
             .S2
                  L1
|| [ A1] LDW .D1T1 *A0,A3
EXTU .S1 A3,0x1b,0x1f,A1 ; wait while DRSTAT is high
             .L2
                                ; initialize counter
B4
        NOP
                                ; for StartBit measurement
        .align 32
L3:[ A1] B .S2
                  L3
|| [ A1] LDW .D1T1 *A0,A3
       EXTU .S1 A3,0x1b,0x1f,A1;
0x1,B4,B4 ;
|| [!A1] ADD
             .L2
                                    increment counter while
       NOP
                                    DRSTAT bit is low
       .align 32
L31B: [ A1] B .S2 L31B
|| [ A1] LDW .D1T1 *A0,A3
EXTU .S1 A3,0x1b,0x1f,A1;
|| [ A1] ADD
                  0x1,B4,B4 ; increment counter while
             .L2
        NOP
                                ; DRSTAT bit is low
        .aliqn 32
        SHRU .S2
                  B4,0x1,B4
        MVK
             .S2
                  0x0b,B0
       SET
             .S1
                  A3,0x5,0x5,A3; set DXSTAT bit to 1
             .L1X B0,A4
MV
        MPYLHU .M1X A4,B4,A3
        STW .D1T1 A3,*A0
; store new PCR config value
        MPYU .M2 B0,B4,B0
        SHL
             .S1
                  A3,0x10,A3
        ADD
             .L2X
                   B0,A3,B0
       .aliqn 32
waitcnt: [ B0] B .S1
                  waitcnt
|| [ B0] SUB .L2 B0,0x1,B0
                                ;
                               ; Dummy load
|| [ B0] LDW
             .D1T1 *A0,A3
       NOP
       ; BRANCH OCCURS
;** ----- function epilog -----
;** restore preserved by call registers
        SUB
                  B15, 4, A0
                  *++A0[2], B3 ; f
        LDW
             .D1
LDW
                  *++B15[2], A15 ; f
             .D2
```



```
MVC
               .S2
                      CSR, B13
                                    ; f
                      *++A0[2], B14
                                   ; f
        LDW
               .D1
*++B15[2], A14
        LDW
               .D2
                                    ; f
                      B13, 1, B13
        OR
               .L2
        LDW
               .D1
                      *++A0[2], B13
LDW
               .D2
                      *++B15[2], A13
                                   ; f
MVC
               .S2
                      B13,CSR
                                    ; f enable global interrupts
        LDW
               .D1
                      *++A0[2], B12
                                   ; f
        LDW
               .D2
                      *++B15[2], A12
                                   ; f
                      *++A0[2], B11
                                    ; f
        LDW
               .D1
        LDW
               .D2
                     *++B15[2], A11
                                   ; f
        В
               .S2
                     B3
                                    ; f return();
                     B4,A4
        MV
               .L1X
        LDW
               .D2
                      *++B15[2], A10
                      *++A0[2], B10
LDW
               .D1
                                   ; f
        NOP
                                    ; f
;* FUNCTION NAME: _SoftUartInchar
; *
;* USAGE
    This routines are C-callable and can be called as:
; *
     char SoftUartInchar(int speedcnt);
; *
    The McBSP1 at address 0x1900000 is used here.
; *
    Argument 1 : Speed counter value returned by SoftUartSpeedDetect().
; *
    Return Value : ASCII coded character read from a terminal.
SoftUartInchar:
;** -----* function prolog -----*
;** preserve "save-on-call" registers
        SUB
                      B15, 4, A0
        STW
               .D2
                      A10, *B15--[2]; f
STW
               .D1
                      B10, *A0--[2]
                     A11, *B15--[2]
        STW
               .D2
                                    ; f
STW
               .D1
                      B11, *A0--[2]
        STW
                      A12, *B15--[2]
               .D2
STW
               .D1
                     B12, *A0--[2]
                    A13, *B15--[2]
        STW
               .D2
        STW
               .D1
                    B13, *A0--[2]
                                    ; f
        MVC
               .S2
                      CSR,B13
                                   ; f
                     A14, *B15--[2]
        STW
               .D2
                                    ; f
STW
               .D1
                      B14, *A0--[2]
                                   ; f
```



```
.L2
                              ; f
AND
                  -2,B13,B13
                  A15, *B15--[2] ; f
       STW
            .D2
B3, *A0--[2]
       STW
             .D1
                               ; f
       MVC
             .S2
                  B13,CSR
                               ; f disable global interrupts
           _____*
                             ; set offset to SPCR register
       MVK
             .S2
                 0x24,B4
            .L1
       MV
                 A4,A0
       MVKH .S2
                 0x1900000,B4 ; takes McBSP1 port address
       SHRU .S1
                  A0,0x2,A1
.L1
       ZERO
                 A4
       LDW
            .D2T2 *B4,B5
       NOP
       EXTU .S2
                 B5,0x1b,0x1f,B0 ; wait while DRSTAT bit is high
       .aliqn 32
L2:[ B0]
       B .S1
                  L2
|| [ B0] LDW
            .D2T2 *B4,B5
       EXTU
.S2 B5,0x1b,0x1f,B0 ; wait while DRSTAT bit is high
       NOP
                  5
       ; BRANCH OCCURS ; 16
       .align 32
L4:[ A1] B .S1
            .L1 A1,0x1,A1 
.D2T2 *B4,B0
| [ A1] SUB
                              ; while (--tmpcounter !=0 )
      LDW .D2T2 *B4,B0
; dummy load
       NOP
                  0x8,B1
       MVK
            .S2
MV
                 A0,A1
            .L1
       .align 32
L8:[ A1] B .S1
                 L8
          .L1 A1,0x1,A1
.D2T2 *B4,B0
                              ; while (--tmpcounter !=0 )
; do read DRSTAT bit
EXTU
.S2
                 B0,0x1b,0x1f,B0 ;
       NOP
            5
       ; BRANCH OCCURS ; 33
       .aliqn 32
      B .S1
                 L8
 [ B1]
.L1
                 0x1,A4,A4
       AND
            .L1
                  0x1,A4,A1
                                  lsb = incomingChar&1
                               ;
|| SHRU
                 A4,0x1,A4
            .S1
                               ; incomingChar >>= 1
 [ A1] SET .S1 A4,0x1f,0x1f,A4 ; if (lsb) incomingChar
                                      +=0x80000000
|| [ B1]
       MV
            .L1
                  A0,A1
      SUB
| [ B1]
             .L2
                 B1,0x1,B1
       NOP
             3
```



```
; BRANCH OCCURS ; |42|
;** -----* function epilog -----*
;** restore preserved by call registers
        SUB
                     B15, 4, A0
                                  ; f
        LDW
               .D1
                     *++A0[2], B3
LDW
               .D2
                     *++B15[2], A15
                                   ; f
MVC
               .S2
                     CSR, B13
        LDW
               .D1
                     *++A0[2], B14
                                   ; f
               .D2
        LDW
                     *++B15[2], A14
                                  ; f
                     B13, 1, B13
                                   ; f
        OR
               .L2
                                  ; f
               .D1
                     *++A0[2], B13
        LDW
                     *++B15[2], A13
        LDW
               .D2
                                   ; f
        MVC
               .S2
                                   ; f enable global interrupts
                     B13,CSR
        LDW
               .D1
                     *++A0[2], B12
                                  ; f
        LDW
               .D2
                     *++B15[2], A12
                                   ; f
                     *++A0[2], B11
        LDW
               .D1
                                   ; f
                     *++B15[2], A11
LDW
               .D2
                                   ; f
        В
               .S2
                                   ; f return();
                     B3
                                  ; incomingChar >>= 23
SHRU
               .S1
                     A4,0x17,A4
        LDW
               .D2
                     *++B15[2], A10 ; f
                     *++A0[2], B10
               .D1
                                   ; f
        LDW
        NOP
                                   ; f
;* FUNCTION NAME: SoftUartOutchar
; *
; * USAGE
    This routine are C-callable and can be called as:
; *
; *
     void SoftUartOutchar(int speedcnt, char r1);
; *
    The McBSP1 at address 0x1900000 is used here.
; *
    Argument 1 : Speed counter value returned by SoftUartSpeedDetect().
    Argument 2 : ASCII coded character to be send out to a terminal.
    Return Value : None
SoftUartOutchar:
;** -----* function prolog -----*
;** preserve "save-on-call" registers
        SUB
                     B15, 4, A0
        STW
                     A10, *B15--[2] ; f
               .D2
.D1
                    B10, *A0--[2]
        STW
                                   ; f
                                  ; f
        STW
               .D2
                     A11, *B15--[2]
```



```
B11, *A0--[2]
STW
             .D1
                               ; f
                   A12, *B15--[2]
        STW
             .D2
                                ; f
.D1
                  B12, *A0--[2]
        STW
                                ; f
             .D2
                               ; f
        STW
                  A13, *B15--[2]
                  B13, *A0--[2]
        STW
             .D1
                                ; f
       MVC
             .S2
| |
                  CSR, B13
                               ; f
        STW
             .D2
                  A14, *B15--[2]
STW
             .D1
                  B14, *A0--[2]
                                ; f
AND
             .L2
                   -2,B13,B13
                               ; f
                  A15, *B15--[2]
       STW
             .D2
                               ; f
STW
             .D1
                  B3, *A0--[2]
                                ; f
MVC
             .S2
                  B13,CSR
                                ; f disable global interrupts
           ____*
        MVK
             .S1
                  0x24,A0
             .S1
       MVKH
                  0x1900000,A0
                               ; takes McBSP1 port address
            .D1T1 *A0,A3
        LDW
        ZERO
             .L2
                  B1
                                ; carry = 0
                               ; bitcounter = 11 bit
       MVK .S2 0xb, B2
                                ; (1st,8dt,2stp)
            .S2
                  B4,0x8,0xA,B4 ; paddedChar = outgoingChar
       SET
                                   0x00000700
        MV
            .L2X A4,B0
                                ;
             .S1
                  A3,0x5,0x6,A3
        CLR
                               ; set DXSTAT bit to 0
             .D1T1 A3,*A0
                               ; store new PCR config value
;** -----
       .aliqn 32
loopcnt4: [B0] B .S1 loopcnt4 ;
| \ | \ [ \ BO ] \ LDW \ .D1T1 \ *AO,A3 \ ; \ Dummy load
            .L1X B1,A1
MV
                                ; c = carry
                  B0,0x1,B0 ; while (--tmpcounter !=0 )
|| [ B0] SUB
             .L2
       NOP
             5
       .align 32
                             ; wait 11 bits released
 [ B2] B .S1
                  loopcnt4
             .L2 0x1,B4,B1 ; carry = paddedChar&1
AND
       NOP
             2
             .L2
 [ B2] SUB
                  B2,0x1,B2
                             ; bitcounter--
       SHRU .S2
                  B4,0x1,B4
                                ; paddedChar >>= 1
            .S1
                  A3,0x5,0x6,A3
set DXSTAT bit to 1
                               ; set DXSTAT bit to 0
  [!B1] CLR
             .S1
                  A3,0x5,0x6,A3
             .L2X
MV
                  A4,B0
        STW
            .D1T1 A3,*A0
                                ; store new PCR config value
        ; BRANCH OCCURS
             .D1T1 *A0,A3
       LDW
        NOP
        SET .S1 A3,0x5,0x6,A3 ; set DXSTAT bit to 1
```



```
.D1T1
         STW
                      A3,*A0
                                     ; store new PCR config value
;** -----* function epilog -----*
;** restore preserved by call registers
         SUB
                       B15, 4, A0
                                   ; f
         LDW
                .D1
                       *++A0[2], B3
*++B15[2], A15
         LDW
                .D2
CSR, B13
         MVC
                .S2
         LDW
                .D1
                       *++A0[2], B14
                       *++B15[2], A14
         LDW
                .D2
                       B13, 1, B13
         OR
                .L2
         LDW
                .D1
                       *++A0[2], B13
         LDW
                .D2
                       *++B15[2], A13
                                     ; f
         MVC
                .S2
                       B13,CSR
                                     ; f enable global interrupts
         LDW
                .D1
                       *++A0[2], B12
                                     ; f
                .D2
                       *++B15[2], A12
                                     ; f
         LDW
                       *++A0[2], B11
         LDW
                .D1
                                     ; f
                .D2
                       *++B15[2], A11
                                     ; f
         LDW
                .S2
                       B3
                                     ; f return();
         В
                       *++B15[2], A10 ; f
         LDW
                .D2
*++A0[2], B10
         LDW
                .D1
                                     ; f
         NOP
                                      ; f
```

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated